diff options
Diffstat (limited to 'arch/arc/mm/dma.c')
| -rw-r--r-- | arch/arc/mm/dma.c | 105 | 
1 files changed, 42 insertions, 63 deletions
diff --git a/arch/arc/mm/dma.c b/arch/arc/mm/dma.c index ec47e6079f5d..db203ff69ccf 100644 --- a/arch/arc/mm/dma.c +++ b/arch/arc/mm/dma.c @@ -6,20 +6,17 @@   * published by the Free Software Foundation.   */ -/* - * DMA Coherent API Notes - * - * I/O is inherently non-coherent on ARC. So a coherent DMA buffer is - * implemented by accessing it using a kernel virtual address, with - * Cache bit off in the TLB entry. - * - * The default DMA address == Phy address which is 0x8000_0000 based. - */ -  #include <linux/dma-noncoherent.h>  #include <asm/cache.h>  #include <asm/cacheflush.h> +/* + * ARCH specific callbacks for generic noncoherent DMA ops (dma/noncoherent.c) + *  - hardware IOC not available (or "dma-coherent" not set for device in DT) + *  - But still handle both coherent and non-coherent requests from caller + * + * For DMA coherent hardware (IOC) generic code suffices + */  void *arch_dma_alloc(struct device *dev, size_t size, dma_addr_t *dma_handle,  		gfp_t gfp, unsigned long attrs)  { @@ -27,42 +24,29 @@ void *arch_dma_alloc(struct device *dev, size_t size, dma_addr_t *dma_handle,  	struct page *page;  	phys_addr_t paddr;  	void *kvaddr; -	int need_coh = 1, need_kvaddr = 0; - -	page = alloc_pages(gfp, order); -	if (!page) -		return NULL; +	bool need_coh = !(attrs & DMA_ATTR_NON_CONSISTENT);  	/* -	 * IOC relies on all data (even coherent DMA data) being in cache -	 * Thus allocate normal cached memory -	 * -	 * The gains with IOC are two pronged: -	 *   -For streaming data, elides need for cache maintenance, saving -	 *    cycles in flush code, and bus bandwidth as all the lines of a -	 *    buffer need to be flushed out to memory -	 *   -For coherent data, Read/Write to buffers terminate early in cache -	 *   (vs. always going to memory - thus are faster) +	 * __GFP_HIGHMEM flag is cleared by upper layer functions +	 * (in include/linux/dma-mapping.h) so we should never get a +	 * __GFP_HIGHMEM here.  	 */ -	if ((is_isa_arcv2() && ioc_enable) || -	    (attrs & DMA_ATTR_NON_CONSISTENT)) -		need_coh = 0; +	BUG_ON(gfp & __GFP_HIGHMEM); -	/* -	 * - A coherent buffer needs MMU mapping to enforce non-cachability -	 * - A highmem page needs a virtual handle (hence MMU mapping) -	 *   independent of cachability -	 */ -	if (PageHighMem(page) || need_coh) -		need_kvaddr = 1; +	page = alloc_pages(gfp, order); +	if (!page) +		return NULL;  	/* This is linear addr (0x8000_0000 based) */  	paddr = page_to_phys(page);  	*dma_handle = paddr; -	/* This is kernel Virtual address (0x7000_0000 based) */ -	if (need_kvaddr) { +	/* +	 * A coherent buffer needs MMU mapping to enforce non-cachability. +	 * kvaddr is kernel Virtual address (0x7000_0000 based). +	 */ +	if (need_coh) {  		kvaddr = ioremap_nocache(paddr, size);  		if (kvaddr == NULL) {  			__free_pages(page, order); @@ -93,40 +77,17 @@ void arch_dma_free(struct device *dev, size_t size, void *vaddr,  {  	phys_addr_t paddr = dma_handle;  	struct page *page = virt_to_page(paddr); -	int is_non_coh = 1; -	is_non_coh = (attrs & DMA_ATTR_NON_CONSISTENT) || -			(is_isa_arcv2() && ioc_enable); - -	if (PageHighMem(page) || !is_non_coh) +	if (!(attrs & DMA_ATTR_NON_CONSISTENT))  		iounmap((void __force __iomem *)vaddr);  	__free_pages(page, get_order(size));  } -int arch_dma_mmap(struct device *dev, struct vm_area_struct *vma, -		void *cpu_addr, dma_addr_t dma_addr, size_t size, -		unsigned long attrs) +long arch_dma_coherent_to_pfn(struct device *dev, void *cpu_addr, +		dma_addr_t dma_addr)  { -	unsigned long user_count = vma_pages(vma); -	unsigned long count = PAGE_ALIGN(size) >> PAGE_SHIFT; -	unsigned long pfn = __phys_to_pfn(dma_addr); -	unsigned long off = vma->vm_pgoff; -	int ret = -ENXIO; - -	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); - -	if (dma_mmap_from_dev_coherent(dev, vma, cpu_addr, size, &ret)) -		return ret; - -	if (off < count && user_count <= (count - off)) { -		ret = remap_pfn_range(vma, vma->vm_start, -				      pfn + off, -				      user_count << PAGE_SHIFT, -				      vma->vm_page_prot); -	} - -	return ret; +	return __phys_to_pfn(dma_addr);  }  /* @@ -185,3 +146,21 @@ void arch_sync_dma_for_cpu(struct device *dev, phys_addr_t paddr,  		break;  	}  } + +/* + * Plug in direct dma map ops. + */ +void arch_setup_dma_ops(struct device *dev, u64 dma_base, u64 size, +			const struct iommu_ops *iommu, bool coherent) +{ +	/* +	 * IOC hardware snoops all DMA traffic keeping the caches consistent +	 * with memory - eliding need for any explicit cache maintenance of +	 * DMA buffers. +	 */ +	if (is_isa_arcv2() && ioc_enable && coherent) +		dev->dma_coherent = true; + +	dev_info(dev, "use %sncoherent DMA ops\n", +		 dev->dma_coherent ? "" : "non"); +}  | 
