diff options
Diffstat (limited to 'arch/m32r/platforms/m32700ut/setup.c')
| -rw-r--r-- | arch/m32r/platforms/m32700ut/setup.c | 28 | 
1 files changed, 14 insertions, 14 deletions
diff --git a/arch/m32r/platforms/m32700ut/setup.c b/arch/m32r/platforms/m32700ut/setup.c index 2074bcc841eb..1053e1cb7401 100644 --- a/arch/m32r/platforms/m32700ut/setup.c +++ b/arch/m32r/platforms/m32700ut/setup.c @@ -259,76 +259,76 @@ void __init init_IRQ(void)  {  #if defined(CONFIG_SMC91X)  	/* INT#0: LAN controller on M32700UT-LAN (SMC91C111)*/ -	set_irq_chip_and_handler(M32700UT_LAN_IRQ_LAN, +	irq_set_chip_and_handler(M32700UT_LAN_IRQ_LAN,  				 &m32700ut_lanpld_irq_type, handle_level_irq);  	lanpld_icu_data[irq2lanpldirq(M32700UT_LAN_IRQ_LAN)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD02;	/* "H" edge sense */  	disable_m32700ut_lanpld_irq(M32700UT_LAN_IRQ_LAN);  #endif  /* CONFIG_SMC91X */  	/* MFT2 : system timer */ -	set_irq_chip_and_handler(M32R_IRQ_MFT2, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_MFT2, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN;  	disable_m32700ut_irq(M32R_IRQ_MFT2);  	/* SIO0 : receive */ -	set_irq_chip_and_handler(M32R_IRQ_SIO0_R, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_SIO0_R, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_SIO0_R].icucr = 0;  	disable_m32700ut_irq(M32R_IRQ_SIO0_R);  	/* SIO0 : send */ -	set_irq_chip_and_handler(M32R_IRQ_SIO0_S, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_SIO0_S, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_SIO0_S].icucr = 0;  	disable_m32700ut_irq(M32R_IRQ_SIO0_S);  	/* SIO1 : receive */ -	set_irq_chip_and_handler(M32R_IRQ_SIO1_R, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_SIO1_R, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_SIO1_R].icucr = 0;  	disable_m32700ut_irq(M32R_IRQ_SIO1_R);  	/* SIO1 : send */ -	set_irq_chip_and_handler(M32R_IRQ_SIO1_S, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_SIO1_S, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_SIO1_S].icucr = 0;  	disable_m32700ut_irq(M32R_IRQ_SIO1_S);  	/* DMA1 : */ -	set_irq_chip_and_handler(M32R_IRQ_DMA1, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_DMA1, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_DMA1].icucr = 0;  	disable_m32700ut_irq(M32R_IRQ_DMA1);  #ifdef CONFIG_SERIAL_M32R_PLDSIO  	/* INT#1: SIO0 Receive on PLD */ -	set_irq_chip_and_handler(PLD_IRQ_SIO0_RCV, &m32700ut_pld_irq_type, +	irq_set_chip_and_handler(PLD_IRQ_SIO0_RCV, &m32700ut_pld_irq_type,  				 handle_level_irq);  	pld_icu_data[irq2pldirq(PLD_IRQ_SIO0_RCV)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD03;  	disable_m32700ut_pld_irq(PLD_IRQ_SIO0_RCV);  	/* INT#1: SIO0 Send on PLD */ -	set_irq_chip_and_handler(PLD_IRQ_SIO0_SND, &m32700ut_pld_irq_type, +	irq_set_chip_and_handler(PLD_IRQ_SIO0_SND, &m32700ut_pld_irq_type,  				 handle_level_irq);  	pld_icu_data[irq2pldirq(PLD_IRQ_SIO0_SND)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD03;  	disable_m32700ut_pld_irq(PLD_IRQ_SIO0_SND);  #endif  /* CONFIG_SERIAL_M32R_PLDSIO */  	/* INT#1: CFC IREQ on PLD */ -	set_irq_chip_and_handler(PLD_IRQ_CFIREQ, &m32700ut_pld_irq_type, +	irq_set_chip_and_handler(PLD_IRQ_CFIREQ, &m32700ut_pld_irq_type,  				 handle_level_irq);  	pld_icu_data[irq2pldirq(PLD_IRQ_CFIREQ)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD01;	/* 'L' level sense */  	disable_m32700ut_pld_irq(PLD_IRQ_CFIREQ);  	/* INT#1: CFC Insert on PLD */ -	set_irq_chip_and_handler(PLD_IRQ_CFC_INSERT, &m32700ut_pld_irq_type, +	irq_set_chip_and_handler(PLD_IRQ_CFC_INSERT, &m32700ut_pld_irq_type,  				 handle_level_irq);  	pld_icu_data[irq2pldirq(PLD_IRQ_CFC_INSERT)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD00;	/* 'L' edge sense */  	disable_m32700ut_pld_irq(PLD_IRQ_CFC_INSERT);  	/* INT#1: CFC Eject on PLD */ -	set_irq_chip_and_handler(PLD_IRQ_CFC_EJECT, &m32700ut_pld_irq_type, +	irq_set_chip_and_handler(PLD_IRQ_CFC_EJECT, &m32700ut_pld_irq_type,  				 handle_level_irq);  	pld_icu_data[irq2pldirq(PLD_IRQ_CFC_EJECT)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD02;	/* 'H' edge sense */  	disable_m32700ut_pld_irq(PLD_IRQ_CFC_EJECT); @@ -349,7 +349,7 @@ void __init init_IRQ(void)  #if defined(CONFIG_USB)  	outw(USBCR_OTGS, USBCR); 	/* USBCR: non-OTG */ -	set_irq_chip_and_handler(M32700UT_LCD_IRQ_USB_INT1, +	irq_set_chip_and_handler(M32700UT_LCD_IRQ_USB_INT1,  				 &m32700ut_lcdpld_irq_type, handle_level_irq);  	lcdpld_icu_data[irq2lcdpldirq(M32700UT_LCD_IRQ_USB_INT1)].icucr = PLD_ICUCR_IEN|PLD_ICUCR_ISMOD01;	/* "L" level sense */ @@ -366,7 +366,7 @@ void __init init_IRQ(void)  	/*  	 * INT3# is used for AR  	 */ -	set_irq_chip_and_handler(M32R_IRQ_INT3, &m32700ut_irq_type, +	irq_set_chip_and_handler(M32R_IRQ_INT3, &m32700ut_irq_type,  				 handle_level_irq);  	icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10;  	disable_m32700ut_irq(M32R_IRQ_INT3);  | 
